Dynamic Power reduction of synchronous digital design by using of efficient clock gating technique

Journal Title: International Journal of Engineering and Techniques - Year 2015, Vol 1, Issue 3

Abstract

Clock gating is an effective method of reducing the dynamic power consumption in synchronous circuits. One of the ways to achieve this is by masking the clock that goes to the idle portion of the circuit. In This paper we will present a comparative analysis of existing clock gating techniques on some synchronous digital design like ALU (Arithmetic logical unit) etc. Also a new clock gating technique that provides more immunity to the existing problem in available technique. In new proposed clock gating the Gated Clock Generation Circuit is using tri state buffer and Gated logic is used which is created by the combination of double gated (AND, OR, AND logic gate) with bubbled input respectively. This circuit saves power even when Target device's clock is ON. All experiments are done on Xilinx14.1 EDA tool. Mentor Graphics Model SIM. For power calculation we are using XPOWER. Sparten-3 (90nm) FPGA platform is used for result and analysis. The proposed design will reduce the hardware complexity with approximately 10-20%. Similar clock power complexity will reduce with 5-10%.

Authors and Affiliations

Keywords

Related Articles

Basics of High-Efficiency Video Coding (HEVC) and its Comparison from H.264/AVC Video Codec

This paper deals with the overview of latest video coding standard High-Efficiency Video Coding (HEVC). Also this work presents a performance comparison of the two latest video coding standards H.264/MPEG-AVC and H.265/M...

Child activity monitoring using sensors

This paper presents the activities of children in Epilepsy in which a person has repeated or recurrent seizures over time. In this, the particular person suffers from symptoms such as violent shaking, non controllable je...

Study and Development of Soil Compaction under Mixed Traffic Flow By Using Total Station

The compaction is the usual process taken in the construction of the road structure. A particular type of soil has been laid in the work place before laying the soil the reading has been noted down then the compaction pr...

Rolling of Hose-Clamp Strip

In this modern age of competition, manufacturing sector is no exemption. With increasing customer demands the precision and accuracy required in the manufacturing of component is very high. In order to have mass producti...

Glaucoma Screening Based On Super pixel Classification

Glaucoma is a chronic eye disease in which the optic nerve head is progressively damaged which leads to loss of vision. Early diagnosis and treatment is the key to preserving sight in people with glaucoma. Current tests...

Download PDF file
  • EP ID EP354647
  • DOI -
  • Views 97
  • Downloads 0

How To Cite

(2015). Dynamic Power reduction of synchronous digital design by using of efficient clock gating technique. International Journal of Engineering and Techniques, 1(3), 18-23. https://europub.co.uk./articles/-A-354647