Low Power Area Efficient Parallel Counter Architecture

Journal Title: International Journal of Science and Research (IJSR) - Year 2013, Vol 2, Issue 8

Abstract

Counters are specialized registers and is considered as essential building blocks for a variety of circuit operations such as programmable frequency dividers, shifters, code generators, memory select management, and various arithmetic operations. Since many applications are comprised of these fundamental operations, much research focuses on efficient counter architecture design. This paper proposes an 8-bit high speed parallel counter architecture. The counter consists of two main sections- the counting section and the state Anticipation Module.The total equivalent gate count for our proposed counter is 164 whereas the existing counter architecture consumes 266.The delay of the proposed counter architecture is 3.968ns and that of existing counter is 4.952ns. The Power consumption is 28.80mW for our proposed counter and 29.24mW for the existing one.

Authors and Affiliations

Keywords

Related Articles

Efficient Way of Determining the Number of Clusters Using Hadoop Architecture

The process of data mining is to extract information from a data set and transform it into an understandable structure. The clustering task plays a very important role in many areas such as exploratory data analysis, pat...

Early Childhood Education in Pakistan: Issues and Challenges

This study aimed at exploring different issues and challenges of Early Childhood Education in Pakistan. The objectives of the study were to analyze the existing status, facilities and practices at ECE level in public and...

Cursor Movements Controlled By Real Time Hand Gestures

Cursor Movements Controlled By Real Time Hand Gestures

Design and Analysis of Automotive Powertrain Using Static, Model, Thermal and Transient Structure Analysis Techniques

The term powertrain describes the main components that generate power and deliver it to the road surface, water, or air. This includes the engine, transmission, drive shafts, differentials, and the final drive (drive whe...

An Assessment of Coping Strategies for Drought Induced Food Shortages in Fedis District, East Hararghe Zone, Ethiopia

The central theme of this study was to explore how the farm households cope with drought induced food shortage at Fedis Distrcit. In order to meet this objective, various data collection and analysis techniques were empl...

Download PDF file
  • EP ID EP337459
  • DOI -
  • Views 63
  • Downloads 0

How To Cite

(2013). Low Power Area Efficient Parallel Counter Architecture. International Journal of Science and Research (IJSR), 2(8), -. https://europub.co.uk./articles/-A-337459