Power Reduction in Sub-Threshold Dual Mode Logic Circuits

Journal Title: UNKNOWN - Year 2015, Vol 4, Issue 3

Abstract

Power dissipation has always been a major concern in integrated circuit design. Even during static state, there is a small amount of leakage power. In this project we have implemented the Sub threshold Dual mode logic in CMOS basic gates and 2- bit Full Adder. This logic can bring down the total power. Hence a comparative analysis of power consumption is performed between conventional and Sub threshold dual modes. The logic has two modes of operation namely Static and Dynamic. In Static mode, there is a considerable decrease in the power consumed along with a moderate performance. Dynamic mode renders high performance compromising on an increase in power consumption. The power is evaluated using Tanner Simulation tool under 180nm technology.

Authors and Affiliations

Keywords

Related Articles

A Comparative Study of Salmon Calcitonin and Zoledronic Acid in the Treatment of Osteoporosis

Objective: To compare increase in BMD following treatment with salmon calcitonin or zoledronic acid in osteoporosis and to compare the side effects of each drug. Materials and method: 50 patients (25 in each group) who a...

Physics Practicum Matter Suitability to Skills Competency Vocational Investigation In Central Java Province Indonesia

The investigation aims in this study were to reveal the implementation of physics practical work by the teachers and the conformity of the practical work material with the existing expertise competence in a vocational hi...

Java Culture Internalization in Elektrometri Learning Based Inquiry Laboratory Activities to Increase Inter-Intrapersonal Intelligence

Java Culture Internalization in Elektrometri Learning Based Inquiry Laboratory Activities to Increase Inter-Intrapersonal Intelligence

The order of the set of Idempotent elements of Semigroup of Partial Isometries of a finite Chain

The order of the set of Idempotent elements of Semigroup of Partial Isometries of a finite Chain

Review on MIMO System using Transmit Diversity and Relay Selection Algorithm

Review on MIMO System using Transmit Diversity and Relay Selection Algorithm

Download PDF file
  • EP ID EP356972
  • DOI -
  • Views 76
  • Downloads 0

How To Cite

(2015). Power Reduction in Sub-Threshold Dual Mode Logic Circuits. UNKNOWN, 4(3), -. https://europub.co.uk./articles/-A-356972